Renesas Electronics /R7FA6M4AF /GPT164 /GTIOR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as GTIOR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0GTIOA0 (0)OADFLT 0 (0)OAHLD 0 (0)OAE 0 (00)OADF 0 (0)NFAEN 0 (00)NFCSA 0GTIOB0 (0)OBDFLT 0 (0)OBHLD 0 (0)OBE 0 (00)OBDF 0 (0)NFBEN 0 (00)NFCSB

OADF=00, OBHLD=0, OBDFLT=0, OAE=0, NFBEN=0, OBDF=00, OAHLD=0, OADFLT=0, NFCSB=00, OBE=0, NFCSA=00, NFAEN=0

Description

General PWM Timer I/O Control Register

Fields

GTIOA

GTIOCnA Pin Function Select

OADFLT

GTIOCnA Pin Output Value Setting at the Count Stop

0 (0): The GTIOCnA pin outputs low when counting stops

1 (1): The GTIOCnA pin outputs high when counting stops

OAHLD

GTIOCnA Pin Output Setting at the Start/Stop Count

0 (0): The GTIOCnA pin output level at the start or stop of counting depends on the register setting

1 (1): The GTIOCnA pin output level is retained at the start or stop of counting

OAE

GTIOCnA Pin Output Enable

0 (0): Output is disabled

1 (1): Output is enabled

OADF

GTIOCnA Pin Disable Value Setting

0 (00): None of the below options are specified

1 (01): GTIOCnA pin is set to Hi-Z in response to controlling the output negation

2 (10): GTIOCnA pin is set to 0 in response to controlling the output negation

3 (11): GTIOCnA pin is set to 1 in response to controlling the output negation

NFAEN

Noise Filter A Enable

0 (0): The noise filter for the GTIOCnA pin is disabled

1 (1): The noise filter for the GTIOCnA pin is enabled

NFCSA

Noise Filter A Sampling Clock Select

0 (00): PCLKD/1

1 (01): PCLKD/4

2 (10): PCLKD/16

3 (11): PCLKD/64

GTIOB

GTIOCnB Pin Function Select

OBDFLT

GTIOCnB Pin Output Value Setting at the Count Stop

0 (0): The GTIOCnB pin outputs low when counting stops

1 (1): The GTIOCnB pin outputs high when counting stops

OBHLD

GTIOCnB Pin Output Setting at the Start/Stop Count

0 (0): The GTIOCnB pin output level at the start/stop of counting depends on the register setting

1 (1): The GTIOCnB pin output level is retained at the start/stop of counting

OBE

GTIOCnB Pin Output Enable

0 (0): Output is disabled

1 (1): Output is enabled

OBDF

GTIOCnB Pin Disable Value Setting

0 (00): None of the below options are specified

1 (01): GTIOCnB pin is set to Hi-Z in response to controlling the output negation

2 (10): GTIOCnB pin is set to 0 in response to controlling the output negation

3 (11): GTIOCnB pin is set to 1 in response to controlling the output negation

NFBEN

Noise Filter B Enable

0 (0): The noise filter for the GTIOCnB pin is disabled

1 (1): The noise filter for the GTIOCnB pin is enabled

NFCSB

Noise Filter B Sampling Clock Select

0 (00): PCLKD/1

1 (01): PCLKD/4

2 (10): PCLKD/16

3 (11): PCLKD/64

Links

() ()